# iCE40 UltraPlus™ Family ## **Data Sheet** FPGA-DS-02008 Version 1.4 #### **Copyright Notice** Copyright © 2017 Lattice Semiconductor Corporation. All rights reserved. The contents of these materials contain proprietary and confidential information (including trade secrets, copyright, and other Intellectual Property interests) of Lattice Semiconductor Corporation and/or its affiliates. All rights are reserved. You are permitted to use this document and any information contained therein expressly and only for bona fide non-commercial evaluation of products and/or services from Lattice Semiconductor Corporation or its affiliates; and only in connection with your bona fide consideration of purchase or license of products or services from Lattice Semiconductor Corporation or its affiliates, and only in accordance with the terms and conditions stipulated. Contents, (in whole or in part) may not be reproduced, downloaded, disseminated, published, or transferred in any form or by any means, except with the prior written permission of Lattice Semiconductor Corporation and/or its affiliates. Copyright infringement is a violation of federal law subject to criminal and civil penalties. You have no right to copy, modify, create derivative works of, transfer, sublicense, publicly display, distribute or otherwise make these materials available, in whole or in part, to any third party. You are not permitted to reverse engineer, disassemble, or decompile any device or object code provided herewith. Lattice Semiconductor Corporation reserves the right to revoke these permissions and require the destruction or return of any and all Lattice Semiconductor Corporation proprietary materials and/or data. #### **Patents** The subject matter described herein may contain one or more inventions claimed in patents or patents pending owned by Lattice Semiconductor Corporation and/or its affiliates. #### **Trademark Acknowledgment** Lattice Semiconductor Corporation®, the Lattice Semiconductor logo, Silicon Image®, the Silicon Image logo, Instaport®, the Instaport logo, InstaPrevue®, Simplay®, Simplay HD®, the Simplay HD logo, Simplay Labs™, the Simplay Labs logo, the SiBEAM Snap™, the SiBEAM Snap logo, UltraGig™, the UltraGig logo are trademarks or registered trademarks of Lattice Semiconductor Corporation in the United States and/or other countries. HDMI® and the HDMI logo with High-Definition Multimedia Interface are trademarks or registered trademarks of, and are used under license from, HDMI Licensing, LLC. in the United States or other countries. MHL® and the MHL logo with Mobile High-Definition Link are trademarks or registered trademarks of, and are used under license from, MHL, LLC. in the United States and/or other countries. WirelessHD logo, WiHD® and the WiHD logo are trademarks, registered trademarks or service marks of SiBeam, Inc. in the United States or other countries. HDMI Licensing, LLC; Simplay Labs, LLC; and SiBeam, Inc. are wholly owned subsidiaries of Lattice Semiconductor Corporation. All other trademarks and registered trademarks are the property of their respective owners in the United States or other countries. The absence of a trademark symbol does not constitute a waiver of Lattice Semiconductor's trademarks or other intellectual property rights with regard to a product name, logo or slogan. #### **Export Controlled Document** This document contains materials that are subject to the U.S. Export Administration Regulations and may also be subject to additional export control laws and regulations (collectively "Export Laws") and may be used only in compliance with such Export Laws. Unless otherwise authorized by an officer of Lattice Semiconductor Corporation in writing, this document and the information contained herein (a) may not be used in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, and (b) may not be re-exported or otherwise transferred to a third party who is known or suspected to be involved in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, or to any sanctioned persons or entities. #### **Further Information** To request other materials, documentation, and information, contact your local Lattice Semiconductor sales office or visit the Lattice Semiconductor web site at <a href="https://www.latticesemi.com">www.latticesemi.com</a>. #### Disclaimers These materials are provided on an "AS IS" basis. Lattice Semiconductor Corporation and its affiliates disclaim all representations and warranties (express, implied, statutory or otherwise), including but not limited to: (i) all implied warranties of merchantability, fitness for a particular purpose, and/or non-infringement of third party rights; (ii) all warranties arising out of course-of-dealing, usage, and/or trade; and (iii) all warranties that the information or results provided in, or that may be obtained from use of, the materials are accurate, reliable, complete, up-to-date, or produce specific outcomes. Lattice Semiconductor Corporation and its affiliates assume no liability or responsibility for any errors or omissions in these materials, makes no commitment or warranty to correct any such errors or omissions or update or keep current the information contained in these materials, and expressly disclaims all direct, indirect, special, incidental, consequential, reliance and punitive damages, including WITHOUT LIMITATION any loss of profits arising out of your access to, use or interpretation of, or actions taken or not taken based on the content of these materials. Lattice Semiconductor Corporation and its affiliates reserve the right, without notice, to periodically modify the information in these materials, and to add to, delete, and/or change any of this information. #### **Products and Services** The products and services described in these materials, and any other information, services, designs, know-how and/or products provided by Lattice Semiconductor Corporation and/or its affiliates are provided on "AS IS" basis, except to the extent that Lattice Semiconductor Corporation and/or its affiliates provides an applicable written limited warranty in its standard form license agreements, standard Terms and Conditions of Sale and Service or its other applicable standard form agreements, in which case such limited warranty shall apply and shall govern in lieu of all other warranties (express, statutory, or implied). EXCEPT FOR SUCH LIMITED WARRANTY, LATTICE SEMICONDUCTOR CORPORATION AND ITS AFFILIATES DISCLAIM ALL REPRESENTATIONS AND WARRANTIES (EXPRESS, IMPLIED, STATUTORY OR OTHERWISE), REGARDING THE INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS PROVIDED BY LATTICE SEMICONDUCTOR CORPORATION AND/OR ITS AFFILIATES, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND/OR NON-INFRINGEMENT OF THIRD PARTY RIGHTS. YOU ACKNOWLEDGE AND AGREE THAT SUCH INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS HAVE NOT BEEN DESIGNED, TESTED, OR MANUFACTURED FOR USE OR RESALE IN SYSTEMS WHERE THE FAILURE, MALFUNCTION, OR ANY INACCURACY OF THESE ITEMS CARRIES A RISK OF DEATH OR SERIOUS BODILY INJURY, INCLUDING, BUT NOT LIMITED TO, USE IN NUCLEAR FACILITIES, AIRCRAFT NAVIGATION OR COMMUNICATION, EMERGENCY SYSTEMS, OR OTHER SYSTEMS WITH A SIMILAR DEGREE OF POTENTIAL HAZARD. NO PERSON IS AUTHORIZED TO MAKE ANY OTHER WARRANTY OR REPRESENTATION CONCERNING THE PERFORMANCE OF THE INFORMATION, PRODUCTS, KNOW-HOW, DESIGNS OR SERVICES OTHER THAN AS PROVIDED IN THESE TERMS AND CONDITIONS. ## **Contents** | A | cronyms | in This Document | 6 | |----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 1. | Genei | ral Description | 7 | | | 1.1. | Features | 7 | | 2. | Produ | rct Family | 8 | | | 2.1. | Overview | 8 | | 3. | Archit | ecture | 10 | | | 3.1. | Architecture Overview | 10 | | | 3.1.1. | PLB Blocks | 11 | | | 3.1.2. | Routing | 12 | | | 3.1.3. | Clock/Control Distribution Network | 12 | | | 3.1.4. | sysCLOCK Phase Locked Loops (PLLs) | 13 | | | 3.1.5. | sysMEM Embedded Block RAM Memory | 14 | | | 3.1.6. | , , , | | | | 3.1.7. | | | | | 3.1.8. | , | | | | 3.1.9. | | | | | 3.1.10 | The state of s | | | | 3.1.11 | | | | | 3.1.12 | | | | | 3.1.13 | · · · · · · · · · · · · · · · · · · · | | | | 3.1.14 | | | | | 3.1.15 | 0 | | | | | iCE40 UltraPlus Programming and Configuration | | | | 3.2.1. | | | | | 3.2.2. | 0 | | | | 3.2.3. | 0 - 1 | | | 4. | | d Switching Characteristics | | | | | Absolute Maximum Ratings | | | | | Recommended Operating Conditions | | | | | Power Supply Ramp Rates | | | | | Power-On Reset | | | | | Power-up Supply Sequence | | | | | External Reset | | | | | Power-On-Reset Voltage Levels | | | | | ESD Performance | | | | | DC Electrical Characteristics | | | | | Supply Current | | | | | User I <sup>2</sup> C Specifications | | | | | I <sup>2</sup> C 50 ns Delay | | | | | I <sup>2</sup> C 50 ns Filter | | | | | User SPI Specifications <sup>1, 2</sup> | | | | | Internal Oscillators (HFOSC, LFOSC) | | | | | syst/O Recommended Operating Conditions | | | | | sysI/O Single-Ended DC Electrical Characteristics | | | | | Differential Comparator Electrical Characteristics | | | | | Typical Building Block Function Performance | | | | 4.19.1 | , | | | | 4.19.2 | | | | | | sysDSP Timing | | | | | SPRAM Timing | | | | | Derating Logic Timing | | | | 4.23. | Maximum sysIO Buffer Performance | 3/ | | 4.24. iCE40 UltraPlus Family Timing Adders | 37 | |-----------------------------------------------------------------------------------|----| | 4.25. iCE40 UltraPlus External Switching Characteristics | | | 4.26. sysCLOCK PLL Timing | | | 4.27. SPI Master or NVCM Configuration Time | | | 4.28. sysCONFIG Port Timing Specifications | | | 4.29. RGB LED Drive | | | 4.30. Switching Test Conditions | | | 5. Pinout Information | | | 5.1. Signal Descriptions | | | 5.1.1. Power Supply Pins | | | 5.1.2. Configuration Pins | | | 5.1.3. Configuration SPI Pins | | | 5.1.4. Global Pins | | | 5.1.5. General I/O, LED Pins | | | 5.2. Pin Information Summary | 46 | | 5.3. iCE40UP Part Number Description | | | 5.3.1. Tape and Reel Quantity | | | 5.4. Ordering Part Numbers | 47 | | 5.4.1. Industrial | 47 | | Supplemental Information | 48 | | Technical Support | 49 | | Revision History | 50 | | Figures | | | Figure 3.1. iCE40UP5K Device, Top View | | | Figure 3.2. PLB Block Diagram | | | Figure 3.3. PLL Diagram | | | Figure 3.4. sysMEM Memory Primitives | | | Figure 3.5. SPRAM Primitive | | | Figure 3.6. sysDSP Functional Block Diagram (16-bit x 16-bit Multiply-Accumulate) | | | Figure 3.7. sysDSP 8-bit x 8-bit Multiplier | | | Figure 3.8. DSP 16-bit x 16-bit Multiplier | | | Figure 3.9. I/O Bank and Programmable I/O Cell | | | Figure 3.10. iCE I/O Register Block Diagram | | | Figure 4.1. Power Up Sequence with SPE_VCCIO1 and VPP_2V5 Not Connected Together | | | Figure 4.2. Power Up Sequence with All Supplies Connected Together to 1.8 V | | | Figure 4.3. Output Test Load. LVCMOS Standards | 41 | ## **Tables** | Table 2.1. ICE40 UltraPlus Family Selection Guide | ٠٠٠٠٠ ک | |--------------------------------------------------------------------------|---------| | Table 3.1. Logic Cell Signal Descriptions | 11 | | Table 3.2. Global Buffer (GBUF) Connections to Programmable Logic Blocks | 12 | | Table 3.3. PLL Signal Descriptions | 14 | | Table 3.4. sysMEM Block Configurations | 15 | | Table 3.5. EBR Signal Descriptions | 16 | | Table 3.6. SPRAM Signal Descriptions | 18 | | Table 3.7. Output Block Port Description | 19 | | Table 3.8. PIO Signal List | 25 | | Table 3.9. Supported Input Standards | 26 | | Table 3.10. Supported Output Standards | | | Table 3.11. iCE40 UltraPlus Power Saving Features Description | 28 | | Table 4.1. Absolute Maximum Ratings | | | Table 4.2. Recommended Operating Conditions | 29 | | Table 4.3. Power Supply Ramp Rates | 30 | | Table 4.4. Power-On-Reset Voltage Levels | 31 | | Table 4.5. DC Electrical Characteristics | | | Table 4.6. Supply Current <sup>1, 2, 3, 4, 5</sup> | 32 | | Table 4.7. User I <sup>2</sup> C Specifications | | | Table 4.8. I <sup>2</sup> C 50 ns Delay | | | Table 4.9. I <sup>2</sup> C 50 ns Filter | 33 | | Table 4.10. User SPI Specifications | | | Table 4.11. Internal Oscillators (HFOSC, LFOSC) | 34 | | Table 4.12. sysl/O Recommended Operating Conditions | 34 | | Table 4.13. sysI/O Single-Ended DC Electrical Characteristics | 34 | | Table 4.14. Differential Comparator Electrical Characteristics | 35 | | Table 4.15. Pin-to-Pin Performance (LVCMOS25) | 35 | | Table 4.16. Register-to-Register Performance | | | Table 4.17. sysDSP Timing | 36 | | Table 4.18. Single Port RAM Timing | 36 | | Table 4.19. Maximum sysIO Buffer Performance | 37 | | Table 4.20. iCE40 UltraPlus Family Timing Adders | 37 | | Table 4.21. iCE40 UltraPlus External Switching Characteristics | | | Table 4.22. sysCLOCK PLL Timing | | | Table 4.23. SPI Master or NVCM Configuration Time | | | Table 4.24. sysCONFIG Port Timing Specifications | 40 | | Table 4.25. RGB LED | 41 | | Table 4.26. Test Fixture Required Components, Non-Terminated Interfaces | 41 | ## **Acronyms in This Document** A list of acronyms used in this document. | Acronym | Definition | | | |------------------------------------------------------------|---------------------------|--|--| | DFF | D-style Flip-Flop | | | | DSP Digital Signal Processor | | | | | EBR | Embedded Block RAM | | | | HFOSC | High Frequency Oscillator | | | | I <sup>2</sup> C | Inter-Integrated Circuit | | | | LFOSC | Low Frequency Oscillator | | | | LUT | Look Up Table | | | | LVCMOS Low-Voltage Complementary Metal Oxide Semiconductor | | | | | NVCM Non Volatile Configuration Memory | | | | | PCLK Primary Clock | | | | | PFU Programmable Functional Unit | | | | | PIC | Programmable I/O Cells | | | | PLB | Programmable Logic Blocks | | | | PLL | Phase Locked Loops | | | | SoC System on a Chip | | | | | SPI Serial Peripheral Interface | | | | | SPR Single Port RAM | | | | | WLCSP Wafer Level Chip Scale Packaging | | | | ## General Description iCE40 UltraPlus™ family from Lattice Semiconductor is an ultra-low power FPGA and sensor manager designed for ultra-low power mobile applications, such as smartphones, tablets and hand-held devices. iCE40 UltraPlus is compatible with Lattice's iCE40 Ultra family devices, containing all the functions iCE40 Ultra family has except the high current IR LED driver. In addition, the iCE40 UltraPlus features an additional 1 Mb SRAM, additional DSP blocks, with additional LUTs, all which can be used to support an always-on Voice Recognition function in the mobile devices, without the need to keep the higher power consuming voice codec on all the time. The iCE40 UltraPlus family includes integrated SPI and I<sup>2</sup>C blocks to interface with virtually all mobile sensors and application processors. In addition, the iCE40 UltraPlus family also features two I/O pins that can support the interface to I3C devices. There are two on-chip oscillators, 10 kHz and 48 MHz, the LFOSC (10 kHz) is ideal for low power function in always-on applications, while HFOSC (48 MHz) can be used for awaken activities. The iCE40 UltraPlus family also features DSP functional block to off-load Application Processor to pre-process information sent from the mobile device, such as voice data. The RGB PWM IP, with the three 24 mA constant current RGB outputs on the iCE40 UltraPlus provides all the necessary logic to directly drive the service LED, without the need of external MOSFET or buffer. The iCE40 UltraPlus family of devices are targeting for mobile applications to perform all the functions in iCE40 Ultra devices, such as Service LED, GPIO Expander, SDIO Level Shift, and other custom functions. In addition, the iCE40 UltraPlus family devices are also targeting for Voice Recognition application. The iCE40 UltraPlus family features two device densities, 2800 to 5280 Look Up Tables (LUTs) of logic with programmable I/Os that can be used as either SPI/I<sup>2</sup>C interface ports or general purpose I/O's. Two of the iCE40 UltraPlus I/Os can be used to interface to higher performance I3C. It also has up to 120 kb of Block RAMs, plus 1024 kb of Single Port SRAMs to work with user logic. ### 1.1. Features - Flexible Logic Architecture - Two devices with 2800 to 5280 LUTs - Offered in WLCS and QFN packages - Ultra-low Power Devices - Advanced 40 nm low power process - As low as 100 $\mu A$ standby current typical - Embedded Memory - Up to 1024 kb Single Port SRAM - Up to 120 kb sysMEM™ Embedded Block RAM - Two Hardened I<sup>2</sup>C Interfaces - Two I/O pins to support I3C interface - Two Hardened SPI Interfaces - Two On-Chip Oscillators - Low Frequency Oscillator 10 kHz - High Frequency Oscillator 48 MHz - 24 mA Current Drive RGB LED Outputs - Three drive outputs in each device - User selectable sink current up to 24 mA - On-chip DSP - Signed and unsigned 8-bit or 16-bit functions - Functions include Multiplier, Accumulator, and Multiply-Accumulate (MAC) - Flexible On-Chip Clocking - Eight low skew global signal resource, six can be directly driven from external pins - One PLL with dynamic interface per device - Flexible Device Configuration - SRAM is configured through: - Standard SPI Interface - Internal Nonvolatile Configuration Memory (NVCM) - Ultra-Small Form Factor - As small as 2.15 mm × 2.55 mm - Applications - Always-On Voice Recognition Application - Smartphones - Tablets and Consumer Handheld Devices - Handheld Commercial and Industrial Devices - Multi Sensor Management Applications - Sensor Pre-processing and Sensor Fusion - Always-On Sensor Applications - USB 3.1 Type C Cable Detect / Power Delivery Applications ## 2. Product Family Table 2.1 lists device information and packages of the iCE40 UltraPlus family. Table 2.1. iCE40 UltraPlus Family Selection Guide | Part Number | iCE40UP3K | iCE40UP5K | |--------------------------------------------|--------------|-----------| | Logic Cells (LUT + Flip-Flop) | 2800 | 5280 | | EBR Memory Blocks | 20 | 30 | | EBR Memory Bits (Kbits) | 80 | 120 | | SPRAM Memory Blocks | 4 | 4 | | SPRAM Memory Bits (Kbits) | 1024 | 1024 | | NVCM | Yes | Yes | | PLL | 1 | 1 | | DSP Blocks (MULT16 with 32-bit Accumulator | 4 | 8 | | Hardened I <sup>2</sup> C, SPI | 2, 2 | 2, 2 | | HF Oscillator (48 MHz) | 1 | 1 | | LF Oscillator (10 KHz) | 1 | 1 | | 24 mA LED Sink | 3 | 3 | | PWM IP Block | Yes | Yes | | Packages, ball pitch, dimension | Total User I | /O Count | | 30-ball WLCSP, 0.4 mm, 2.15 mm x 2.55 mm | 21 | 21 | | 48-ball QFN, 0.5 mm, 7.0 mm x 7.0 mm | - | 39 | #### 2.1. Overview The iCE40 UltraPlus family of ultra-low power FPGAs has three devices with densities ranging from 2800 to 5280 Look-Up Tables (LUTs) fabricated in a 40 nm Low Power CMOS process. In addition to LUT-based, low-cost programmable logic, these devices also feature Embedded Block RAM (EBR), Single Port RAM (SPRAM), on-chip Oscillators (LFOSC, HFOSC), two hardened I<sup>2</sup>C Controllers, two hardened SPI Controllers, PWM IP, three 24 mA RGB LED open-drain drivers, I3C interface pins, and DSP blocks. These features allow the devices to be used in low-cost, high-volume consumer and mobile applications. The iCE40 UltraPlus FPGAs are available in very small form factor packages, as small as 2.15 mm x 2.55 mm. The small form factor allows the device to easily fit into a lot of mobile applications, where space can be limited. Table 2.1 lists the LUT densities, package and I/O pin count. The iCE40 UltraPlus devices offer I/O features such as pull-up resistors. Pull-up features are controllable on a "per pin" basis. In addition, the iCE40 UltraPlus devices offer two I/Os with dynamic control on the pull-up resistors to support I3C interface. The RGB PWM IP in the iCE40 UltraPlus devices provides controls for driving the 24 mA LED Sink driver, including color controls, LED ON/OFF time, and breathe rate. The iCE40 UltraPlus devices also provide flexible, reliable and secure configuration from on-chip NVCM. These devices can also configure themselves from external SPI Flash, or be configured by an external master such as a CPU. Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the iCE40 UltraPlus family of devices. Popular logic synthesis tools provide synthesis library support for iCE40 UltraPlus. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the iCE40 UltraPlus device. These tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) modules, including a number of reference designs, licensed free of charge, optimized for the iCE40 UltraPlus FPGA family. Lattice also can provide fully verified bitstream for some of the widely used target functions in mobile device applications, such as ultra-low power sensor management, gesture recognition, IR remote, barcode emulator functions. Users can use these functions as offered by Lattice, or they can use the design to create their own unique required functions. For more information regarding Lattice's reference designs or fully-verified bitstreams, contact your local Lattice representative. ## 3. Architecture ## 3.1. Architecture Overview The iCE40 UltraPlus family architecture contains an array of Programmable Logic Blocks (PLB), two Oscillator Generators, two user configurable I<sup>2</sup>C controllers, two user configurable SPI controllers, blocks of sysMEM™ Embedded Block RAM (EBR) and Single Port RAM (SPRAM) surrounded by Programmable I/O (PIO). Figure 3.1 shows the block diagram of the iCE40UP5K device. Figure 3.1. iCE40UP5K Device, Top View The Programmable Logic Blocks (PLB) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each column has either PLB or EBR blocks. The PIO cells are located at the top and bottom of the device, arranged in banks. The PLB contains the building blocks for logic, arithmetic, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources. In the iCE40 UltraPlus family, there are three sysIO banks, one on top and two at the bottom. User can connect some V<sub>CCIOS</sub> together, if all the I/Os are using the same voltage standard. See the Power-up Supply Sequence section. The sysMEM EBRs are large 4 kb, dedicated fast memory blocks. These blocks can be configured as RAM, ROM or FIFO with user logic using PLBs. In addition to the EBR, the iCE40 UltraPlus devices also feature four 256 kb SPRAM blocks that can be cascaded to create up to 1 Mb block. It is useful for temporary storage of large quantities of information. Every device in the family has two user SPI ports, one of these (right side) SPI ports also supports programming and configuration of the device. The iCE40 UltraPlus also includes two user I<sup>2</sup>C ports, two oscillators, and high current RGB LED sink. #### 3.1.1. PLB Blocks The core of the iCE40 UltraPlus device consists of Programmable Logic Blocks (PLB) which can be programmed to perform logic and arithmetic functions. Each PLB consists of eight interconnected Logic Cells (LC) as shown in Figure 3.2. Each LC contains one LUT and one register. Figure 3.2. PLB Block Diagram #### **Logic Cells** Each Logic Cell includes three primary logic elements shown in Figure 3.2. - A four-input Look-Up Table (LUT) builds any combinational logic function, of any complexity, requiring up to four inputs. Similarly, the LUT element behaves as a 16x1 Read-Only Memory (ROM). Combine and cascade multiple LUTs to create wider logic functions. - A 'D'-style Flip-Flop (DFF), with an optional clock-enable and reset control input, builds sequential logic functions. Each DFF also connects to a global reset signal that is automatically asserted immediately following device configuration. - Carry Logic boosts the logic efficiency and performance of arithmetic functions, including adders, subtracters, comparators, binary counters and some wide, cascaded logic functions. Table 3.1 lists the logic cell signals. **Table 3.1. Logic Cell Signal Descriptions** | Function | Туре | Signal Name | Description | |----------|----------------|----------------|-------------------------------------------------------| | Input | Data signal | 10, 11, 12, 13 | Inputs to LUT | | Input | Control signal | Enable | Clock enable shared by all LCs in the PLB | | Input | Control signal | Set/Reset* | Asynchronous or synchronous local set/reset shared by | | Input | Control signal | Clock | Clock one of the eight Global Buffers, or from the | © 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Function | Туре | Signal Name | Description | |----------|------------------|-------------|--------------------------| | Input | Inter-PLB signal | FCIN | Fast carry in | | Output | Data signals | 0 | LUT or registered output | | Output | Inter-PFU signal | FCOUT | Fast carry out | <sup>\*</sup>Note: If Set/Reset is not used, then the flip-flop is never set/reset, except when cleared immediately after configuration. ### **3.1.2.** Routing There are many resources provided in the iCE40 UltraPlus devices to route signals individually with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments. The inter-PLB connections are made with three different types of routing resources: Adjacent (spans two PLBs), x4 (spans five PLBs) and x12 (spans thirteen PLBs). The Adjacent, x4 and x12 connections provide fast and efficient connections in the diagonal, horizontal and vertical directions. The design tool takes the output of the synthesis tool and places and routes the design. #### 3.1.3. Clock/Control Distribution Network Each iCE40 UltraPlus device has six global inputs, two pins on the top bank and four pins on the bottom bank. These global inputs can be used as high fanout nets, clock, reset or enable signals. The dedicated global pins are identified as Gxx and each drives one of the eight global buffers. The global buffers are identified as GBUF[7:0]. These six inputs may be used as general purpose I/O if they are not used to drive the clock nets. Table 3.2 lists the connections between a specific global buffer and the inputs on a PLB. All global buffers optionally connect to the PLB CLK input. Any four of the eight global buffers can drive logic inputs to a PLB. Even-numbered global buffers optionally drive the Set/Reset input to a PLB. Similarly, odd-numbered buffers optionally drive the PLB clockenable input. GBUF[7:6, 3:0] can connect directly to G[7:6, 3:0] pins respectively. GBUF4 and GBUF5 can connect to the two on-chip Oscillator Generators (GBUF4 connects to LFOSC, GBUF5 connects to HFOSC). Table 3.2. Global Buffer (GBUF) Connections to Programmable Logic Blocks | Global Buffer | LUT Inputs | Clock | Reset | Clock Enable | |---------------|--------------------------------|-------|-------|--------------| | GBUF0 | | ✓ | ✓ | _ | | GBUF1 | | ✓ | _ | ✓ | | GBUF2 | Yes, any 4 of 8 GBUF<br>Inputs | ✓ | ✓ | _ | | GBUF3 | | ✓ | _ | ✓ | | GBUF4 | | ✓ | ✓ | _ | | GBUF5 | | ✓ | _ | ✓ | | GBUF6 | | ✓ | ✓ | _ | | GBUF7 | | ✓ | _ | ✓ | The maximum frequency for the global buffers are listed in Table 4.21. ### **Global Hi-Z Control** The global high-impedance control signal, GHIZ, connects to all I/O pins on the iCE40 UltraPlus device. This GHIZ signal is automatically asserted throughout the configuration process, forcing all user I/O pins into their high-impedance state. #### **Global Reset Control** The global reset control signal connects to all PLB and PIO flip-flops on the iCE40 UltraPlus device. The global reset signal is automatically asserted throughout the configuration process, forcing all flip-flops to their defined wake-up state. For PLB flip-flops, the wake-up state is always reset, regardless of the PLB flip-flop primitive used in the application. © 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. ### 3.1.4. sysCLOCK Phase Locked Loops (PLLs) The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The iCE40 UltraPlus devices have one sysCLOCK PLL. REFERENCECLK is the reference frequency input to the PLL and its source can come from an external I/O pin, the internal Oscillator Generators from internal routing. EXTFEEDBACK is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output. The PLLOUT output has an output divider, thus allowing the PLL to generate different frequencies for each output. The output divider can have a value from 1 to 64 (in increments of 2X). The PLLOUT outputs can all be used to drive the iCE40 UltraPlus global clock network directly or general purpose routing resources can be used. The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 3.3. The timing of the device registers can be optimized by programming a phase shift into the PLLOUT output clock which will advance or delay the output clock with reference to the REFERENCECLK clock. This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the tLOCK parameter has been satisfied. There is an additional feature in the iCE40 UltraPlus PLL. There are two FPGA controlled inputs, SCLK and SDI, that allows the user logic to serially shift in data thru SDI, clocked by SCLK clock. The data shifted in would change the configuration settings of the PLL. This feature allows the PLL to be time multiplexed for different functions, with different clock rates. After the data is shifted in, user would simply pulse the RESET input of the PLL block, and the PLL will re-lock with the new settings. For more details, refer to TN1251, iCE40 sysCLOCK PLL Design and Usage Guide. Figure 3.3. PLL Diagram Table 3.3 provides signal descriptions of the PLL block. **Table 3.3. PLL Signal Descriptions** | Signal Name | Direction | Description | | | |-----------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | REFERENCECLK | Input | Input reference clock | | | | BYPASS | Input | The BYPASS control selects which clock signal connects to the PLLOUT output. 0 – PLL generated signal 1 – REFERENCECLK | | | | EXTFEEDBACK | Input | External feedback input to PLL. Enabled when the FEEDBACK_PATH attribute is set to EXTERNAL. | | | | DYNAMICDELAY[7:0] | Input | Fine delay adjustment control inputs. Enabled when DELAY_ADJUSTMENT_MODE is set to DYNAMIC. | | | | LATCHINPUTVALUE Input | | When enabled, puts the PLL into low-power mode; PLL output is held static at the last input clock value. Set ENABLE ICEGATE_PORTA and PORTB to '1' to enable. | | | | PLLOUTGLOBAL Output | | Output from the Phase-Locked Loop (PLL). Drives a global clock network on the FPGA. The port has optimal connections to global clock buffers GBUF4 and GBUF5. | | | | PLLOUTCORE | Output | Output clock generated by the PLL, drives regular FPGA routing. The frequency generated on this output is the same as the frequency of the clock signal generated on the PLLOUTLGOBAL port. | | | | LOCK | Output | When High, indicates that the PLL output is phase aligned or locked to the input reference clock. | | | | RESET | Input | Active low reset. | | | | SCLK | Input | Input, Serial Clock used for re-programming PLL settings. | | | | SDI | Input | Input, Serial Data used for re-programming PLL settings. | | | ## 3.1.5. sysMEM Embedded Block RAM Memory Larger iCE40 UltraPlus device includes multiple high-speed synchronous sysMEM Embedded Block RAMs (EBRs), each 4 kbit in size. This memory can be used for a wide variety of purposes including data buffering and FIFO. ### sysMEM Memory Block The sysMEM block can implement single port, pseudo dual port, or FIFO memories with programmable logic resources. Each block can be used in a variety of depths and widths as listed in Table 3.4. **Table 3.4. sysMEM Block Configurations** | Block RAM<br>Configuration | Block RAM<br>Configuration<br>and Size | WADDR Port<br>Size (Bits) | WDATA Port<br>Size (Bits) | RADDR Port<br>Size (Bits) | RDATA Port<br>Size (Bits) | MASK Port<br>Size (Bits) | |----------------------------------------------------------------------|----------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------| | SB_RAM256x16<br>SB_RAM256x16NR<br>SB_RAM256x16NW<br>SB_RAM256x16NRNW | 256x16 (4 k) | 8 [7:0] | 16 [15:0] | 8 [7:0] | 16 [15:0] | 16 [15:0] | | SB_RAM512x8 SB_RAM512x8NR SB_RAM512x8NW SB_RAM512x8NRNW | 512x8 (4 k) | 9 [8:0] | 8 [7:0] | 9 [8:0] | 8 [7:0] | No Mask Port | | SB_RAM1024x4 SB_RAM1024x4NR SB_RAM1024x4NW SB_RAM1024x4NRNW | 1024x4 (4 k) | 10 [9:0] | 4 [3:0] | 10 [9:0] | 4 [3:0] | No Mask Port | | SB_RAM2048x2<br>SB_RAM2048x2NR<br>SB_RAM2048x2NW<br>SB_RAM2048x2NRNW | 2048x2 (4 k) | 11 [10:0] | 2 [1:0] | 11 [10:0] | 2 [1:0] | No Mask Port | **Note**: For iCE40 UltraPlus, the primitive name without "Nxx" uses rising-edge Read and Write clocks. "NR" uses rising-edge Write clock and falling-edge Read clock. "NRNW" uses falling-edge Write clock and rising-edge Read clock. "NRNW" uses failing-edge clocks on both Read and Write. ### **RAM Initialization and ROM Operation** If desired, the contents of the RAM can be pre-loaded during device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM. #### **Memory Cascading** Larger and deeper blocks of RAM can be created using multiple EBR sysMEM Blocks. #### **RAM4k Block** Figure 3.4 shows the 256x16 memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. **Figure 3.4. sysMEM Memory Primitives** © 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. #### Table 3.5 lists the EBR signals. **Table 3.5. EBR Signal Descriptions** | Signal Name | Direction | Description | |-------------------------------------------------|-----------|-----------------------------------------------------------------------| | WDATA[15:0] | Input | Write Data input. | | MASK[15:0] Input Masks write operations for ind | | Masks write operations for individual data bit-lines. | | | | 0 – Write bit | | | | 1 – Do not write bit | | WADDR[7:0] | Input | Write Address input. Selects one of 256 possible RAM locations. | | WE | Input | Write Enable input. | | WCLKE | Input | Write Clock Enable input. | | WCLK | Input | Write Clock input. Default rising-edge, but with falling-edge option. | | RDATA[15:0] | Output | Read Data output. | | RADDR[7:0] | Input | Read Address input. Selects one of 256 possible RAM locations. | | RE | Input | Read Enable input. | | RCLKE | Input | Read Clock Enable input. | | RCLK | Input | Read Clock input. Default rising-edge, but with falling-edge option. | For further information on the sysMEM EBR block, refer to TN1250, Memory Usage Guide for iCE40 Devices. ### 3.1.6. sysMEM Single Port RAM Memory (SPRAM) The SPRAM block is implemented to be accessed only as single port. Each block of SPRAM is designed to be 16K x 16 (256 kbits) in size. See Figure 3.5. #### **SPRAM Data Width** The SPRAM is designed with fixed 16-bit data width. However, the block contains nibble mask control on the write input that allows the user logic to operate the SPRAM as x4 or x8 with this control on the write side, and user logic to select which nibble/byte in the read side. ### **SPRAM Initialization and ROM Operation** There is no pre-load into the SPRAM during device configuration, therefore, the SPRAM is not initialized after configuration. #### **SPRAM Cascading** Deeper SPRAM can be created using multiple SPRAM blocks, up to four blocks (64K x 16) #### **SPRAM Power Modes** There are three power modes in the SPRAM that the users can select during normal operation. This reduces the SPRAM block power when it is not needed, allow lower power consumption in an always-on application. These modes are: - Standby Mode: SPRAM stops all activity, and SPRAM freezes in its current state. Memory contents are retained, memory outputs are retained, and all register contents are retained. - **Sleep Mode**: SPRAM block is shut down on all peripheral circuit, except the memory core. Memory contents are retained, memory outputs and register contents are clear and become unknown. - **Power Off Mode**: Power source to the SPRAM is disconnected. This is the lowest power state. Memory contents are lost. Memory outputs are unknown. © 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 3.5. SPRAM Primitive #### **Table 3.6. SPRAM Signal Descriptions** | Signal Name | Direction | Description | |-------------------|-----------|----------------------------------| | ADDRESS[13:0] | Input | Address input | | DATAIN[15:0] | Input | Write Data input | | MASKWREN[3:0] | Input | Nibble WE control | | WREN | Input | Write Enable | | CHIPSELECT | Input | Enable SPRAM | | CLOCK Input Clock | | Clock input | | STANDY Input | | Standby Mode | | SLEEP | Input | Sleep Mode | | POWEROFF Input | | Switch off power source to SPRAM | | DATAOUT[15:0] | Output | Output Data | For further information on sysMEM SPRAM block, refer to TN1314, iCE40 SPRAM Usage Guide. ### 3.1.7. sysDSP The iCE40 UltraPlus family provides an efficient sysDSP architecture that is very suitable for low-cost Digital Signal Processing (DSP) functions for mobile applications. Typical functions used in these applications are Multiply, Accumulate, and Multiply-Accumulate. The block can also be used for simple Add and Subtract functions. #### iCE40 UltraPlus sysDSP Architecture Features The iCE40 UltraPlus sysDSP supports many functions that include the following: - Single 16-bit x 16-bit Multiplier, or two independent 8-bit x 8-bit Multipliers - Optional independent pipeline control on Input Register, Output Register, and Intermediate Reg faster clock performance - Single 32-bit Accumulator, or two independent 16-bit Accumulators - Single 32-bit, or two independent 16-bit Adder/Subtracter functions, registered or asynchronous - Cascadable to create wider Accumulator blocks Figure 3.6 shows the block diagram of the sysDSP block. The block consists of the Multiplier section with a bypassable Output register, Input Register, and Intermediate register between Multiplier and AC timing to achieve the highest performance. Figure 3.6. sysDSP Functional Block Diagram (16-bit x 16-bit Multiply-Accumulate) **Table 3.7. Output Block Port Description** | Signal | Primitive<br>Port Name | Width | Input/<br>Output | Function | Default | |---------|------------------------|-------|------------------|-------------------------------------------------------------------------------------------------------|-------------| | CLK | CLK | 1 | Input | Clock Input. Applies to all clocked elements in the sysDSP block | _ | | ENA | CE | 1 | Input | Clock Enable Input. Applies to all clocked elements in the sysDSP block. 0 – Not enabled 1 – Enabled | 0 – Enabled | | A[15:0] | A[15:0] | 16 | Input | Input to the A Register. Feeds the Multiplier or is a direct input to the Adder Accumulator | 16'b0 | | B[15:0] | B[15:0] | 16 | Input | Input to the B Register. Feeds the Multiplier or is a direct input to the Adder Accumulator | 16'b0 | | C[15:0] | C[15:0] | 16 | Input | Input to the C Register. It is a direct input to the Adder Accumulator | 16'b0 | | D[15:0] | D[15:0] | 16 | Input | Input to the D Register. It is a direct input to the Adder Accumulator | 16'b0 | | AHLD | AHOLD | 1 | Input | A Register Hold. 0 – Update 1 – Hold | 0 – Update | **Table 3.7. Output Block Port Description** (Continued) | Signal | Primitive<br>Port Name | Width | Input/<br>Output | Function | Default | |---------|------------------------|-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | BHLD | BHOLD | 1 | Input | B Register Hold.<br>0 – Update | 0 – Update | | CHLD | CHOLD | 1 | Input | 1 – Hold C Register Hold. 0 – Update | 0 – Update | | | | | | 1 – Hold | | | DHLD | DHOLD | 1 | Input | D Register Hold. 0 – Update 1 – Hold | 0 – Update | | IHRST | IRSTTOP | 1 | Input | Reset input to A and C input registers, and the pipeline registers in the upper half of the Multiplier Section. 0 – No reset 1 – Reset | 0 – No reset | | ILRST | IRSTBOT | 1 | Input | Reset input to B and D input registers, and the pipeline registers in the lower half of the Multiplier Section. It also resets the Multiplier result pipeline register. 0 – No reset 1 – Reset | 0 – No reset | | O[31:0] | O[31:0] | 32 | Output | Output of the sysDSP block. This output can be: O[31:0] – 32-bit result of 16x16 Multiplier or MAC O[31:16] – 16-bit result of 8x8 upper half Multiplier or MAC O[15:0] – 16-bit result of 8x8 lower half Multiplier or MAC | _ | | OHHLD | OHOLDTOP | 1 | Input | High-order (upper half) Accumulator Register Hold. 0 – Update 1 – Hold | 0 – Update | | OHRST | ORSTTOP | 1 | Input | Reset input to high-order (upper half) bits of the Accumulator Register. 0 – No reset 1 – Reset | 0 – No reset | | OHLDA | OLOADTOP | 1 | Input | High-order (upper half) Accumulator Register Accumulate/Load control. 0 – Accumulate, register is loaded with Adder/Subtracter results 1 – Load, register is loaded with Input C or C Register | 0 –<br>Accumulate | | OHADS | ADDSUBTOP | 1 | Input | High-order (upper half) Accumulator Add or Subtract select. 0 – Add 1 – Subtract | 0 – Add | | OLHLD | OHOLDBOT | 1 | Input | Low-order (lower half) Accumulator Register Hold. 0 – Update 1 – Hold | 0 – Update | | OLRST | ORSTBOT | 1 | Input | Reset input to Low-order (lower half) bits of the Accumulator Register. 0 –No reset 1 – Reset | 0 – No reset | **Table 3.7. Output Block Port Description** (Continued) | Signal | Primitive<br>Port Name | Width | Input/<br>Output | Function | Default | |------------|------------------------|-------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | OLLDA | OLOADBOT | 1 | Input | Low-order (lower half) Accumulator Register Accumulate/Load control. 0 – Accumulate, register is loaded with Adder/Subtracter results 1 – Load, register is loaded with Input C or C Register | 0 –<br>Accumulate | | OLADS | ADDSUBBOT | 1 | Input | Low-order (lower half) Accumulator Add or Subtract select. 0 – Add 1 – Subtract | 0 – Add | | CICAS | ACCUMCI | 1 | Input | Cascade Carry/Borrow input from previous sysDSP block | _ | | CI | CI | 1 | Input | Carry/Borrow input from lower logic tile | _ | | COCAS | ACCUMCO | 1 | Output | Cascade Carry/Borrow output to next sysDSP block | _ | | СО | СО | 1 | Output | Carry/Borrow output to higher logic tile | _ | | SIGNEXTIN | SIGNEXTIN | 1 | Input | Sign extension input from previous sysDSP block | _ | | SIGNEXTOUT | SIGNEXTOUT | 1 | Output | Sing extension output to next sysDSP block | _ | The iCE40 UltraPlus sysDSP can support the following functions: - 8-bit x 8-bit Multiplier - 16-bit x 16-bit Multiplier - 16-bit Adder/Subtracter - 32-bit Adder/Subtracter - 16-bit Accumulator - 32-bit Accumulator - 8-bit x 8-bit Multiply-Accumulate - 16-bit x 16-bit Multiply-Accumulate Figure 3.7 on the next page shows the path for an 8-bit x 8-bit Multiplier using the upper half of sysDSP block. Figure 3.7. sysDSP 8-bit x 8-bit Multiplier Figure 3.8 shows the path for an 16-bit x 16-bit Multiplier using the upper half of sysDSP block. Figure 3.8. DSP 16-bit x 16-bit Multiplier ## 3.1.8. sysIO Buffer Banks iCE40 UltraPlus devices have up to three I/O banks with independent $V_{CCIO}$ rails. The configuration SPI interface signals are powered by SPI\_ $V_{CCIO1}$ . Refer to the Pin Information Summary table. ### Programmable I/O (PIO) The programmable logic associated with an I/O is called a PIO. The individual PIOs are connected to their respective sysIO buffers and pads. The PIOs are placed on the top and bottom of the devices. Figure 3.9. I/O Bank and Programmable I/O Cell The PIO contains three blocks: an input register block, output register block iCEGate™ and tri-state register block. To save power, the optional iCEGate™ latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Note that the freeze signal is common to the bank. These blocks can operate in a variety of modes along with the necessary clock and selection logic. ## **Input Register Block** The input register blocks for the PIOs on all edges contain registers that can be used to condition high-speed interface signals before they are passed to the device core. ## **Output Register Block** The output register block can optionally register signals from the core of the device before they are passed to the sysIO buffers. Figure 3.10 shows the input/output register block for the PIOs. Figure 3.10. iCE I/O Register Block Diagram **Table 3.8. PIO Signal List** | Pin Name | I/O Type | Description | |-------------------|----------|-------------------------------| | OUTPUT_CLK | Input | Output register clock | | CLOCK_ENABLE | Input | Clock enable | | INPUT_CLK | Input | Input register clock | | OUTPUT_ENABLE | Input | Output enable | | D_OUT_0/1 | Input | Data from the core | | D_IN_0/1 | Output | Data to the core | | LATCH_INPUT_VALUE | Input | Latches/holds the Input Value | #### 3.1.9. sysIO Buffer Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems with LVCMOS interfaces. #### Typical I/O Behavior During Power-up The internal power-on-reset (POR) signal is deactivated when $V_{CC}$ , $SPI\_V_{CCIO1}$ and $V_{PP\_2V5}$ reach the level defined in Table 4.4. After the POR signal is deactivated, the FPGA core logic becomes active. You must ensure that all $V_{CCIO}$ banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a device prior to configuration is tri-stated with a weak pull-up to $V_{CCIO}$ . The I/O pins maintain the pre-configuration state until $V_{CC}$ , $SPI\_V_{CCIO1}$ and $V_{PP\_2V5}$ reach the defined levels. The I/Os take on the software user-configured settings only after POR signal is deactivated and the device performs a proper download/configuration. Unused I/Os are automatically blocked and the pull-up termination is disabled. #### **Supported Standards** The iCE40 UltraPlus sysIO buffer supports both single-ended input/output standards, and used as differential comparators. The buffer supports the LVCMOS 1.8 V, 2.5 V, and 3.3 V standards. The buffer has individually configurable options for bus maintenance (weak pull-up or none). Table 3.9 and Table 3.10 show the I/O standards (together with their supply and reference voltages) supported by the iCE40 UltraPlus devices. #### **Differential Comparators** The iCE40 UltraPlus devices provide differential comparator on pairs of I/O pins. These comparators are useful in some mobile applications. See the Pin Information Summary section on page 46 to locate the corresponding paired I/Os with differential comparators. **Table 3.9. Supported Input Standards** | I/O Standard | V <sub>CCIO</sub> (Typical) | | | | | |-------------------------|-----------------------------|-------|-------|--|--| | i/O Standard | 3.3 V | 2.5 V | 1.8 V | | | | Single-Ended Interfaces | | | | | | | LVCMOS33 | Yes | _ | _ | | | | LVCMOS25 | _ | Yes | _ | | | | LVCMOS18 | _ | _ | Yes | | | **Table 3.10. Supported Output Standards** | I/O Standard | V <sub>CCIO</sub> (Typical) | |-------------------------|-----------------------------| | Single-Ended Interfaces | | | LVCMOS33 | 3.3 V | | LVCMOS25 | 2.5 V | | LVCMOS18 | 1.8 V | #### 3.1.10. On-Chip Oscillator The iCE40 UltraPlus devices feature two different frequency Oscillator. One is tailored for low-power operation that runs at low frequency (LFOSC). Both Oscillators are controlled with internally generated current. The LFOSC runs at nominal frequency of 10 kHz. The high frequency oscillator (HFOSC) runs at a nominal frequency of 48 MHz, divisible to 24 MHz, 12 MHz, or 6 MHz by user option. The LFOSC can be used to perform all always-on functions, with the lowest power possible. The HFOSC can be enabled when the always-on functions detect a condition that would need to wake up the system to perform higher frequency functions. © 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. #### 3.1.11. User I<sup>2</sup>C IP The iCE40 UltraPlus devices have two I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. The pins for the I<sup>2</sup>C interface are not pre-assigned. User can use any General Purpose I/O pins. In each of the two cores, there are options to delay the either the input or the output, or both, by 50 ns nominal, using dedicated on-chip delay elements. This provides an easier interface with any external $I^2C$ components. When the IP core is configured as master, it will be able to control other devices on the $I^2C$ bus through the preassigned pin interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an $I^2C$ Master. The $I^2C$ cores support the following functionality: - Master and Slave operation - 7-bit and 10-bit addressing - Multi-master arbitration support - Clock stretching - Up to 400 kHz data transfer speed - General Call support - Optionally delaying input or output data, or both - Optional filter on SCL input For further information on the User I<sup>2</sup>C, refer to TN1274, iCE40 SPI/I2C Hardened IP Usage Guide. #### 3.1.12. User SPI IP The iCE40 UltraPlus devices have two SPI IP cores. The pins for the SPI interface are not pre-assigned. User can use any General Purpose I/O pins. Both SPI IP cores can be configured as a SPI master or as a slave. When the SPI IP core is configured as a master, it controls the other SPI enabled devices connected to the SPI Bus. When SPI IP core is configured as a slave, the device will be able to interface to an external SPI master. The SPI IP core supports the following functions: - Configurable Master and Slave modes - Full-Duplex data transfer - Mode fault error flag with CPU interrupt capability - Double-buffered data register - Serial clock with programmable polarity and phase - LSB First or MSB First Data Transfer For further information on the User SPI, refer to TN1274, iCE40 SPI/I2C Hardened IP Usage Guide. #### 3.1.13. RGB High Current Drive I/O Pins The iCE40 UltraPlus family devices offer multiple high current LED drive outputs in each device in the family to allow the iCE40 UltraPlus product to drive LED signals directly on mobile applications. There are three outputs on each device that can sink up to 24 mA current. These outputs are open-drain outputs, and provides sinking current to an LED connecting to the positive supply. These three outputs are designed to drive the RBG LEDs, such as the service LED found in a lot of mobile devices. This RGB drive current is user programmable from 4 mA to 24 mA, in increments of 4 mA. This output functions as General Purpose I/O with open-drain when the high current drive is not needed. #### 3.1.14. RGB PWM IP To provide an easier usage of the RGB high current drivers to drive RGB LED, a Pulse-Width Modulator IP can be used in the user design. This PWM IP provides the flexibility for user to dynamically change the modulation width of each of the RGB LED driver, which changes the color. Also, the user can dynamically change the settings on the ON-time duration, OFF-time duration, and ability to turn the LED lights on and off gradually with user set breath-on and breath-off time. For additional information on the PWM IP, refer to TN1288, iCE40 LED Driver Usage Guide. ### 3.1.15. Non-Volatile Configuration Memory All iCE40 UltraPlus devices provide a Non-Volatile Configuration Memory (NVCM) block which can be used to configure the device. For more information on the NVCM, refer to TN1248, iCE40 Programming and Configuration. ## 3.2. iCE40 UltraPlus Programming and Configuration This section describes the programming and configuration of the iCE40 UltraPlus family. ### 3.2.1. Device Programming The NVCM memory can be programmed through the SPI port. The SPI port is located in Bank 1, using SPI\_V<sub>CCIO1</sub> power supply. ## 3.2.2. Device Configuration There are various ways to configure the Configuration RAM (CRAM), using SPI port, including: - From a SPI Flash (Master SPI mode) - System microprocessor to drive a Serial Slave SPI port (SSPI mode) For more details on configuring the iCE40 UltraPlus, refer to TN1248, iCE40 Programming and Configuration. ### 3.2.3. Power Saving Options The iCE40 UltraPlus devices feature iCEGate and PLL low power mode to allow users to meet the static and dynamic power requirements of their applications. Table 3.11 describes the function of these features. Table 3.11. iCE40 UltraPlus Power Saving Features Description | Device Subsystem | Feature Description | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLL | When LATCHINPUTVALUE is enabled, puts the PLL into low-power mode; PLL output held static at last input clock value. | | iCEGate | To save power, the optional iCEGate latch can selectively freeze the state of individual, non-registered inputs within an I/O bank. Registered inputs are effectively frozen by their associated clock or clockenable control. | ## 4. DC and Switching Characteristics ## 4.1. Absolute Maximum Ratings **Table 4.1. Absolute Maximum Ratings** | Parameter | Min | Max | Unit | |-----------------------------------------|-----------------|------|------| | Supply Voltage V <sub>CC</sub> | -0.5 | 1.42 | V | | Output Supply Voltage V <sub>CCIO</sub> | -0.5 | 3.60 | V | | NVCM Supply Voltage V <sub>PP_2V5</sub> | -0.5 | 3.60 | V | | PLL Supply Voltage V <sub>CCPLL</sub> | -0.5 | 1.42 | V | | I/O Tri-state Voltage Applied | -0.5 | 3.60 | V | | Dedicated Input Voltage Applied | -0.5 | 3.60 | V | | Storage Temperature (Ambient) | -65 | 150 | °C | | Junction Temperature (T <sub>J</sub> ) | <del>-</del> 65 | 125 | °C | #### Notes: - 1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. - 2. Compliance with FPGA-TN-02044, Thermal Management document is required. - 3. All voltages referenced to GND. ## 4.2. Recommended Operating Conditions **Table 4.2. Recommended Operating Conditions** | Symbol | Parameter | | Min | Max | Unit | |--------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------|-------|-------|------| | V <sub>CC</sub> <sup>1</sup> | Core Supply Voltage | | 1.14 | 1.26 | V | | | | Slave SPI Configuration | 1.714 | 3.46 | V | | V | V <sub>PP_2V5</sub> NVCM Programming and Operating Supply Voltage | Master SPI Configuration | 2.30 | 3.46 | V | | V <sub>PP_2V5</sub> | | Configuration from NVCM | 2.30 | 3.46 | V | | | | NVCM Programming | 2.30 | 3.00 | V | | V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage | V <sub>CCIO_0</sub> , SPI_V <sub>CCIO1</sub> , V <sub>CCIO_2</sub> | 1.71 | 3.46 | V | | V <sub>CCPLL</sub> | PLL Supply Voltage | | 1.14 | 1.26 | V | | t <sub>JCOM</sub> | Junction Temperature Commercial Operation | | 0 | 85 | °C | | t <sub>JIND</sub> | Junction Temperature, Industrial Operation | | -40 | 100 | °C | | t <sub>PROG</sub> | Junction Temperature NVC | M Programming | 10.00 | 30.00 | °C | #### Notes - Like power supplies must be tied together if they are at the same supply voltage and they meet the power up sequence requirement. See the Power-up Supply Sequence section. V<sub>CC</sub> and V<sub>CCPLL</sub> are recommended to be tied together to the same supply with an RC-based noise filter between them. Refer to TN1252, iCE40 Hardware Checklist. - 2. See recommended voltages by I/O standard in subsequent table. - 3. $V_{CCIO}$ pins of unused I/O banks should be connected to the $V_{CC}$ power supply on boards. - 4. V<sub>PP\_2VS</sub> can, optionally, be connected to a 1.8 V (+/-5%) power supply in Slave SPI Configuration modes subject to the condition that none of the HFOSC/LFOSC and RGB LED driver features are used. Otherwise, V<sub>PP\_2VS</sub> must be connected to a power supply with a minimum 2.30 V level. ## 4.3. Power Supply Ramp Rates #### **Table 4.3. Power Supply Ramp Rates** | Symbol | Parameter | Min | Max | Unit | |-------------------|------------------------------------------------|-----|-----|------| | t <sub>RAMP</sub> | Power supply ramp rates for all power supplies | 0.6 | 10 | V/ms | #### Notes: - Assumes monotonic ramp rates. - 2. Power up sequence must be followed. See the Power-up Supply Sequence section below. #### 4.4. Power-On Reset All iCE40 UltraPlus devices have on-chip Power-On-Reset (POR) circuitry to ensure proper initialization of the device. Only three supply rails are monitored by the POR circuitry as follows: (1) Vcc, (2) SPI\_Vccio1 and (3) VPP\_2v5. All other supply pins have no effect on the power-on reset feature of the device. Note that all supply voltage pins must be connected to power supplies for normal operation (including device configuration). ## 4.5. Power-up Supply Sequence It is recommended to bring up the power supplies in the following order. Note that there is no specified timing delay between the power supplies, however, there is a requirement for each supply to reach a level of 0.5 V, or higher, before any subsequent power supplies in the sequence are applied. - 1. Vcc and Vccpll should be the first two supplies to be applied. Note that these two supplies can be tied together subject to the recommendation to include a RC-based noise filter on the Vccpll. Refer to TN1252, iCE40 Hardware Checklist. - 2. **SPI\_Vccio1** should be the next supply, and can be applied any time after the previous supplies (Vcc and VccPLL) have reached as level of 0.5 V or higher. - 3. **VPP\_2V5** should be the next supply, and can be applied any time after previous supplies (VCC, VCCPLL and SPI\_VCCIO1) have reached a level of 0.5 V or higher. - 4. **Other Supplies** (VCCIOO and VCCIO2) do not affect device power-up functionality, and they can be applied any time after the initial power supplies (VCC and VCCPLL) have reached a level of 0.5 V or greater. There is no power down sequence required. However, when partial power supplies are powered down, it is required the above sequence to be followed when these supplies are re-powered up again. ### 4.6. External Reset When all power supplies have reached their minimum operating voltage defined in Table 4.2, it is required to either keep CRESET\_B LOW, or toggle CRESET\_B from HIGH to LOW, for a duration of tCRESET\_B, and release it to go HIGH, to start configuration download from either the internal NVCM or the external Flash memory. Figure 4.1 shows Power-Up sequence when SPI\_VCCIO1 and VPP\_2V5 are not connected together, and the CRESET\_B signal triggers configuration download. Figure 4.2 shows when SPI\_VCCIO1 and VPP\_2V5 connected together. All power supplies should be powered up during configuration. Before and during configuration, the I/Os are held in tri-state. I/Os are released to user functionality once the device has finished configuration. © 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 4.1. Power Up Sequence with SPE\_VCCIO1 and VPP\_2V5 Not Connected Together Figure 4.2. Power Up Sequence with All Supplies Connected Together to 1.8 V ## 4.7. Power-On-Reset Voltage Levels Table 4.4. Power-On-Reset Voltage Levels | Symbol | Parameter | Min | Max | Unit | | |--------------------|--------------------------------------------------------------------------------------------------------|------------------------|------|------|---| | | | V <sub>cc</sub> | 0.62 | 0.92 | V | | V <sub>PORUP</sub> | Power-On-Reset ramp up trip point (circuit monitoring $V_{CC}$ , SPI_ $V_{CClO1}$ , and $V_{PP_2V5}$ ) | SPI_V <sub>CCIO1</sub> | 0.87 | 1.50 | V | | | | V <sub>PP_2V5</sub> | 0.90 | 1.53 | V | | | Power-On-Recet ramp down trip point (circuit | V <sub>cc</sub> | _ | 0.79 | V | | V <sub>PORDN</sub> | | SPI_V <sub>CCIO1</sub> | _ | 1.50 | V | | | | V <sub>PP_2V5</sub> | _ | 1.53 | V | **Note**: These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions. ## 4.8. ESD Performance Please contact Lattice Semiconductor for additional information. ### 4.9. DC Electrical Characteristics Over recommended operating conditions. **Table 4.5. DC Electrical Characteristics** | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | IIL, IIH <sup>1, 3, 4</sup> | Input or I/O Leakage | 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> + 0.2 V | _ | _ | ±10 | μΑ | | C <sub>1</sub> | I/O Capacitance, excluding LED Drivers <sup>2</sup> | V <sub>CCIO</sub> = 3.3 V, 2.5 V, 1.8 V<br>V <sub>CC</sub> = Typ, V <sub>IO</sub> = 0 to V <sub>CCIO</sub> + 0.2 V | _ | 6 | _ | pf | | C <sub>2</sub> | Global Input Buffer<br>Capacitance <sup>2</sup> | V <sub>CCIO</sub> = 3.3 V, 2.5 V, 1.8 V<br>V <sub>CC</sub> = Typ, V <sub>IO</sub> = 0 to V <sub>CCIO</sub> + 0.2 V | _ | 6 | _ | pf | | C <sub>3</sub> | RGB Pin Capacitance <sup>2</sup> | V <sub>CC</sub> = Typ, V <sub>IO</sub> = 0 to 3.5 V | _ | 15 | _ | pf | | C <sub>4</sub> | IRLED Pin Capacitance <sup>2</sup> | $V_{CC}$ = Typ, $V_{IO}$ = 0 to 3.5 V | _ | 53 | _ | pf | | V <sub>HYST</sub> | Input Hysteresis | V <sub>CCIO</sub> = 1.8 V, 2.5 V, 3.3 V | _ | 200 | _ | mV | | | | $V_{CCIO} = 1.8 \text{ V}, 0 \le V_{IN} \le 0.65 * V_{CCIO}$ | -3 | _ | -31 | μΑ | | I <sub>PU</sub> | Internal PIO Pull-up Current | V <sub>CCIO</sub> = 2.5 V, 0 ≤ V <sub>IN</sub> ≤ 0.65 * V <sub>CCIO</sub> | -8 | _ | -72 | μΑ | | | | V <sub>CCIO</sub> = 3.3 V, 0 ≤ V <sub>IN</sub> ≤ 0.65 * V <sub>CCIO</sub> | -11 | _ | -128 | μΑ | #### Notes: - 1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Internal pull-up resistors are disabled. - 2. $T_J$ 25 °C, f = 1.0 MHz. - 3. Refer to $V_{IL}$ and $V_{IH}$ in Table 4.13 on page 34. - Input pins are clamped to V<sub>CCIO</sub> and GND by a diode. When input is higher than V<sub>CCIO</sub> or lower than GND, the Input Leakage current will be higher than the I<sub>IL</sub> and I<sub>IH</sub>. ## 4.10. Supply Current Table 4.6. Supply Current 1, 2, 3, 4, 5 | Symbol | Parameter | Typ<br>V <sub>CC</sub> =1.2 V | Unit | |------------------------------|----------------------------------------------------------|-------------------------------|------| | I <sub>CCSTDBY</sub> | Core Power Supply Static Current | 75 | μΑ | | I <sub>PP2V5STDBY</sub> | V <sub>PP_2V5</sub> Power Supply Static Current | 0.55 | μΑ | | I <sub>SPI_VCCIO1STDBY</sub> | SPI_V <sub>CCIO1</sub> Power Supply Static Current | 0.5 | μΑ | | I <sub>CCIOSTDBY</sub> | V <sub>CCIO</sub> Power Supply Static Current | 0.5 | μΑ | | Іссреак | Core Power Supply Startup Peak Current | 12 | mA | | I <sub>PP_2V5PEAK</sub> | V <sub>PP_2V5</sub> Power Supply Startup Peak Current | 2.5 | mA | | ISPI_VCCIO1PEAK | SPI_V <sub>CCIO1</sub> Power Supply Startup Peak Current | 9.0 | mA | | Іссіореак | V <sub>CCIO</sub> Power Supply Startup Peak Current | 2.0 | mA | #### Notes: - Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip PLL is off. For more detail with your specific design, use the Power Calculator tool. Power specified with master SPI configuration mode. Other modes may be up to 25% higher. - 2. Frequency = 0 MHz. - 3. T<sub>J</sub> = 25 °C, power supplies at nominal voltage, on devices processed in nominal process conditions. - 4. Does not include pull-up. - 5. Startup Peak Currents are measured with decoupling capacitances of 0.1 uF, 10 nF, and 1 nF to the power supply. Higher decoupling capacitance causes higher current. © 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. ## 4.11. User I<sup>2</sup>C Specifications ## Table 4.7. User I<sup>2</sup>C Specifications | Completel | Barraria stari | Spe | Spec (STD Mode) | | | Spec (FAST Mode) | | | |---------------------|--------------------------------------|-----|-----------------|-----|-----|------------------|-----|------| | Symbol | Parameter | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>SCL</sub> | Maximum SCL clock frequency | _ | _ | 100 | _ | _ | 400 | kHz | | t <sub>HI</sub> | SCL clock HIGH Time | 4 | _ | _ | 0.6 | _ | _ | μs | | t <sub>LO</sub> | SCL clock LOW Time | 4.7 | _ | _ | 1.3 | _ | _ | μs | | t <sub>SU,DAT</sub> | Setup time (DATA) | 250 | _ | _ | 100 | _ | _ | ns | | t <sub>HD,DAT</sub> | Hold time (DATA) | 0 | _ | _ | 0 | _ | _ | ns | | t <sub>SU,STA</sub> | Setup time (START condition) | 4.7 | _ | _ | 0.6 | _ | _ | μs | | t <sub>HD,STA</sub> | Hold time (START condition) | 4 | _ | _ | 0.6 | _ | _ | μs | | t <sub>SU,STO</sub> | Setup time (STOP condition) | 4 | _ | _ | 0.6 | _ | _ | μs | | t <sub>BUF</sub> | Bus free time between STOP and START | 4.7 | _ | _ | 1.3 | _ | _ | μs | | t <sub>CO,DAT</sub> | SCL LOW to DATAOUT valid | _ | _ | 3.4 | _ | _ | 0.9 | μs | ## 4.12. I<sup>2</sup>C 50 ns Delay ## Table 4.8. I<sup>2</sup>C 50 ns Delay | Cumbal | Doromotor | | l luit | | | |--------------------|---------------------------------|-----|--------|-----|------| | Symbol | Parameter | Min | Тур | Max | Unit | | T <sub>DELAY</sub> | Delay through 50 ns Delay Block | _ | 50 | - | ns | ## 4.13. I<sup>2</sup>C 50 ns Filter #### Table 4.9. I<sup>2</sup>C 50 ns Filter | Symbol | Parameter | | Unit | | | | | |-----------------------|----------------------------------------------|-----|------|-----|------|--|--| | | rarameter | Min | Тур | Max | Unit | | | | T <sub>FILTER-H</sub> | HIGH Pulse Filter through 50 ns Filter Block | _ | 50 | _ | ns | | | | T <sub>FILTER-L</sub> | LOW Pulse Filter through 50 ns Filter Block | _ | 50 | _ | ns | | | ## 4.14. User SPI Specifications 1,2 ## **Table 4.10. User SPI Specifications** | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------------------------|-----|-----|-----|------| | f <sub>MAX</sub> | Maximum SCK clock frequency | ı | ı | 45 | MHz | #### Notes 1. All setup and hold time parameters on external SPI interface are design-specific and, therefore, generated by the Lattice Design Software too. These parameters include the following: - t<sub>SUmaster</sub> master Setup Time (master mode) - t<sub>HOLDmaster</sub> master Hold time (master mode) - t<sub>SUslave</sub> slave Setup Time (slave mode) - t<sub>HOLDslave</sub> slave Hold time (slave mode) - t<sub>SCKZOUT</sub> SCK to Out Delay (slave mode) The SCLK duty cycle needs to be specified in the Lattice Design Software as a timing constraint in order to ensure proper timing check on SCLK HIGH and LOW (t<sub>HI</sub>, t<sub>LO</sub>) time. ## 4.15. Internal Oscillators (HFOSC, LFOSC) Table 4.11. Internal Oscillators (HFOSC, LFOSC) | Par | ameter | Davide Davidinia | Spec | Unit | | | |-----------------------------------------|-----------------|-------------------------------------------------------------------------|------|------|-----|--------| | Symbol | Conditions | Parameter Description | | Тур | Max | Unit | | t | Commercial Temp | HFOSC clock frequency ( $t_J = 0 ^{\circ}\text{C85 }^{\circ}\text{C}$ ) | -10% | 48 | 10% | MHz | | f <sub>CLKHF</sub> Industrial Temp HFOS | | HFOSC clock frequency ( $t_J = -40 \text{C}-100 \text{C}$ ) | -20% | 48 | 20% | MHz | | f <sub>CLKLF</sub> | _ | LFOSC CLKK clock frequency | -10% | 10 | 10% | kHz | | DCII | Commercial Temp | HFOSC Duty Cycle ( $t_J = 0 \text{$\mathbb{C}$-85 $\mathbb{C}$}$ ) | 45 | 50 | 55 | % | | DCH <sub>CLKHF</sub> | Industrial Temp | HFOSC Duty Cycle ( $t_J = -40 ^{\circ}\text{C}-100 ^{\circ}\text{C}$ ) | 40 | 50 | 60 | % | | DCH <sub>CLKLF</sub> | _ | LFOSC Duty Cycle (Clock High Period) | 45 | 50 | 55 | % | | Tsync_on | _ | Oscillator output synchronizer delay | _ | _ | 5 | Cycles | | Tsync_off | _ | Oscillator output disable delay | _ | _ | 5 | Cycles | Note: Glitchless enabling and disabling OSC clock outputs. ## 4.16. sysI/O Recommended Operating Conditions Table 4.12. sysI/O Recommended Operating Conditions | Standard | V <sub>ccio</sub> (V) | | | | | |------------|-----------------------|-----|------|--|--| | Standard | Min | Тур | Max | | | | LVCMOS 3.3 | 3.14 | 3.3 | 3.46 | | | | LVCMOS 2.5 | 2.37 | 2.5 | 2.62 | | | | LVCMOS 1.8 | 1.71 | 1.8 | 1.89 | | | ## 4.17. sysI/O Single-Ended DC Electrical Characteristics Table 4.13. sysI/O Single-Ended DC Electrical Characteristics | able 4121 3/31/0 Single Linea be Licented Characteristics | | | | | | | | | | |-----------------------------------------------------------|---------|------------------------|------------------------|------------------------------|--------------------------|-------------------------|-------------------------|------|----------------| | Input/Output<br>Standard | | | V <sub>OL Max</sub> | V <sub>OH Min</sub> | I <sub>OL</sub> | I <sub>OH</sub> Max | | | | | Stanuaru | Min (V) | Max (V) | Min (V) | Max (V) | (V) | (V) | (mA) | (mA) | | | LVCMOS 3.3 | -0.3 | 0.8 | 2.0 | 2.0 V <sub>CCIO</sub> +0.2 V | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | | LVCIVIOS 3.5 | -0.5 | 0.8 | 2.0 | | 0.2 | V <sub>CCIO</sub> – 0.2 | 0.1 | -0.1 | | | LVCMOS 2.5 | -0.3 | 0.7 | 1.7 | 1.7 | V .03V | 0.4 | V <sub>CCIO</sub> - 0.4 | 6 | <del>-</del> 6 | | EVCIVIOS 2.5 | | 0.7 | 0.7 | 1.7 | V <sub>CCIO</sub> +0.2 V | 0.2 | V <sub>CCIO</sub> – 0.2 | 0.1 | -0.1 | | LVCMOS 1.8 | -0.3 | 0.35 V <sub>CCIO</sub> | 0.65 V <sub>ccio</sub> | V .0.2.V | 0.4 | V <sub>CCIO</sub> – 0.4 | 4 | -4 | | | LVCIVIOS 1.8 | -0.5 | U.33 V <sub>CCIO</sub> | U.03 V <sub>CCIO</sub> | V <sub>CCIO</sub> +0.2 V | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | © 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. ## 4.18. Differential Comparator Electrical Characteristics ### **Table 4.14. Differential Comparator Electrical Characteristics** | Parameter<br>Symbol | Parameter Description | Test Conditions | Min | Max | Unit | |-----------------------|----------------------------------------------------------------|---------------------------|------|----------------------------|------| | $V_{REF}$ | Reference Voltage to compare, on V <sub>INM</sub> | V <sub>CCIO</sub> = 2.5 V | 0.25 | V <sub>CCIO</sub> - 0.25 V | V | | V <sub>DIFFIN_H</sub> | Differential input HIGH (V <sub>INP</sub> - V <sub>INM</sub> ) | V <sub>CCIO</sub> = 2.5 V | 250 | _ | mV | | $V_{DIFFIN_L}$ | Differential input LOW (V <sub>INP</sub> - V <sub>INM</sub> ) | V <sub>CCIO</sub> = 2.5 V | _ | -250 | mV | | I <sub>IN</sub> | Input Current, V <sub>INP</sub> and V <sub>INM</sub> | V <sub>CCIO</sub> = 2.5 V | -10 | 10 | μΑ | ## 4.19. Typical Building Block Function Performance ## 4.19.1. Pin-to-Pin Performance (LVCMOS25) ### Table 4.15. Pin-to-Pin Performance (LVCMOS25) | Function | Timing | Unit | |-----------------|--------|------| | Basic Functions | | | | 16-Bit Decoder | 16.5 | ns | | 4:1 Mux | 18.0 | ns | | 16:1 Mux | 19.5 | ns | #### Notes: - 1. The above timing numbers are generated using the Lattice Design Software tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. - 2. Using a V<sub>CC</sub> of 1.14 V at Junction Temperature 85 ℃. ### 4.19.2. Register-to-Register Performance #### Table 4.16. Register-to-Register Performance | Function | Timing | Unit | |-------------------------------|--------|------| | Basic Functions | · | " | | 16:1 Mux | 110 | MHz | | 16-Bit Adder | 100 | MHz | | 16-Bit Counter | 100 | MHz | | 64-Bit Counter | 40 | MHz | | Embedded Memory Functions | | | | 256 x 16 Pseudo-Dual Port RAM | 150 | MHz | #### Notes: - 1. The above timing numbers are generated using the Lattice Design Software tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. - 2. Under worst case operating conditions. ## 4.20. sysDSP Timing Over recommended operating conditions. ### Table 4.17. sysDSP Timing | Parameter | Description | Min | Max | Unit | |----------------------------|------------------------------------------------------------|-----|-----|------| | f <sub>MAX8x8SMULT</sub> | Max frequency signed MULT8x8 bypassing pipeline register | 50 | _ | MHz | | f <sub>MAX16x16SMULT</sub> | Max frequency signed MULT16x16 bypassing pipeline register | 50 | _ | MHz | ## 4.21. SPRAM Timing Over recommended operating conditions. ### **Table 4.18. Single Port RAM Timing** | Parameter | Description | Min | Max | Unit | |----------------------|-------------------------------------------------|-----|-----|------| | f <sub>MAXSRAM</sub> | Max frequency SPRAM (4/8/16-bit Read and Write) | 70 | _ | MHz | ## 4.22. Derating Logic Timing Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage. ## 4.23. Maximum sysIO Buffer Performance **Table 4.19. Maximum sysIO Buffer Performance** | I/O Standard | Max Speed | Unit | |--------------|-----------|------| | Inputs | | | | LVCMOS33 | 250 | MHz | | LVCMOS25 | 250 | MHz | | LVCMOS18 | 250 | MHz | | Outputs | | | | LVCMOS33 | 250 | MHz | | LVCMOS25 | 250 | MHz | | LVCMOS18 | 155 | MHz | | LVCMOS12 | 70 | MHz | Note: Measured with a toggling pattern. ## 4.24. iCE40 UltraPlus Family Timing Adders Over recommended commercial operating conditions. Table 4.20. iCE40 UltraPlus Family Timing Adders | Buffer Type | Description | Timing (Typ) | Units | |------------------|-----------------------------------|--------------|-------| | Input Adjusters | • | · | | | LVCMOS33 | LVCMOS, V <sub>CCIO</sub> = 3.3 V | 0.18 | ns | | LVCMOS25 | LVCMOS, V <sub>CCIO</sub> = 2.5 V | 0 | ns | | LVCMOS18 | LVCMOS, V <sub>CCIO</sub> = 1.8 V | 0.19 | ns | | Output Adjusters | | | | | LVCMOS33 | LVCMOS, V <sub>CCIO</sub> = 3.3 V | -0.12 | ns | | LVCMOS25 | LVCMOS, V <sub>CCIO</sub> = 2.5 V | 0 | ns | | LVCMOS18 | LVCMOS, V <sub>CCIO</sub> = 1.8 V | 1.32 | ns | | LVCMOS12 | LVCMOS, V <sub>CCIO</sub> = 1.2 V | 5.38 | ns | #### Notes: - 1. Timing adders are relative to LVCMOS25 and characterized but not tested on every device. - 2. LVCMOS timing measured with the load specified in Switching Test Condition table. - 3. Commercial timing numbers are shown. # 4.25. iCE40 UltraPlus External Switching Characteristics Over recommended commercial operating conditions. **Table 4.21. iCE40 UltraPlus External Switching Characteristics** | Parameter | Description | Device | Min | Max | Unit | | |-----------------------------------------------------------------|---------------------------------------------------|-------------------|------|------|------|--| | Clocks | | | | | | | | Global Clock | | | | | | | | f <sub>MAX_GBUF</sub> | Frequency for Global Buffer Clock network | All Devices | _ | 185 | MHz | | | tw_gbuf | Clock Pulse Width for Global Buffer | All Devices | 2 | _ | ns | | | t <sub>ISKEW_GBUF</sub> | Global Buffer Clock Skew Within a Device | All Devices | _ | 530 | ps | | | Pin-LUT-Pin Pro | pagation Delay | | | | | | | t <sub>PD</sub> | Best case propagation delay through one LUT logic | All Devices | _ | 9.0 | ns | | | General I/O Pin | Parameters (Using Global Buffer Clock without PL | L)* | | | | | | t <sub>SKEW_IO</sub> | Data bus skew across a bank of IOs | All Devices | _ | 510 | ps | | | t <sub>co</sub> | Clock to Output – PIO Output Register | All Devices | _ | 10.0 | ns | | | t <sub>SU</sub> | Clock to Data Setup – PIO Input Register | All Devices | -0.5 | _ | ns | | | t <sub>H</sub> | Clock to Data Hold – PIO Input Register | All Devices | 5.55 | _ | ns | | | General I/O Pin Parameters (Using Global Buffer Clock with PLL) | | | | | | | | t <sub>COPLL</sub> | Clock to Output – PIO Output Register | All Devices | _ | 2.4 | ns | | | t <sub>SUPLL</sub> | Clock to Data Setup – PIO Input Register | All Devices 7.3 - | | | ns | | | t <sub>HPLL</sub> | Clock to Data Hold – PIO Input Register | All Devices | -1.1 | _ | ns | | <sup>\*</sup>Note: All the data is from the worst case. ## 4.26. sysCLOCK PLL Timing Over recommended operating conditions. Table 4.22. sysCLOCK PLL Timing | Parameter | Descriptions | Conditions | Min | Max | Unit | |-------------------------------------|---------------------------------------------------|-----------------------------|------|------|------------| | f <sub>IN</sub> | Input Clock Frequency (REFERENCECLK, EXTFEEDBACK) | _ | 10 | 133 | MHz | | f <sub>OUT</sub> | Output Clock Frequency (PLLOUT) | _ | 16 | 275 | MHz | | f <sub>VCO</sub> | PLL VCO Frequency | _ | 533 | 1066 | MHz | | $f_{PFD}^3$ | Phase Detector Input Frequency | _ | 10 | 133 | MHz | | AC Character | istics | <u>.</u> | | | | | t <sub>DT</sub> | Output Clock Duty Cycle | _ | 40 | 60 | % | | t <sub>PH</sub> | Output Phase Accuracy | _ | _ | ±12 | deg | | | Output Clark Bariad Litter | f <sub>OUT</sub> >= 100 MHz | _ | 450 | ps p-p | | | Output Clock Period Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.05 | UIPP | | . 156 | Output Clack Cycle to Cycle litter | f <sub>OUT</sub> >= 100 MHz | _ | 750 | ps p-p | | t <sub>OPJIT</sub> 1, 5, 6 | Output Clock Cycle-to-Cycle Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.10 | UIPP | | | | f <sub>PFD</sub> >= 25 MHz | _ | 275 | ps p-p | | | Output Clock Phase Jitter | f <sub>PFD</sub> < 25 MHz | _ | 0.05 | UIPP | | t <sub>W</sub> | Output Clock Pulse Width | At 90% or 10% | 1.33 | _ | ns | | t <sub>LOCK</sub> <sup>2, 3</sup> | PLL Lock-in Time | _ | _ | 50 | μs | | t <sub>UNLOCK</sub> | PLL Unlock Time | _ | _ | 50 | ns | | . 4 | | f <sub>PFD</sub> ≥ 20 MHz | _ | 1000 | ps p-p | | t <sub>IPJIT</sub> <sup>4</sup> | Input Clock Period Jitter | f <sub>PFD</sub> < 20 MHz | _ | 0.02 | UIPP | | t <sub>STABLE</sub> <sup>3</sup> | LATCHINPUTVALUE LOW to PLL Stable | _ | _ | 500 | ns | | t <sub>STABLE_PW</sub> <sup>3</sup> | LATCHINPUTVALUE Pulse Width | _ | 100 | _ | ns | | t <sub>RST</sub> | RESET Pulse Width | _ | 10 | _ | ns | | t <sub>RSTREC</sub> | RESET Recovery Time | _ | 10 | _ | μs | | t <sub>DYNAMIC_WD</sub> | DYNAMICDELAY Pulse Width | _ | 100 | _ | VCO Cycles | #### Notes: - 1. Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B. - 2. Output clock is valid after t<sub>LOCK</sub> for PLL reset and dynamic delay adjustment. - 3. At minimum $f_{PFD}$ . As the $f_{PFD}$ increases the time will decrease to approximately 60% the value listed. - 4. Maximum limit to prevent PLL unlock from occurring. Does not imply the PLL will operate within the output specifications listed in this table. - 5. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise. ## 4.27. SPI Master or NVCM Configuration Time Table 4.23. SPI Master or NVCM Configuration Time | Symbol | Parameter | Conditions | Max | Unit | |---------------------|-----------------------------------|---------------------------------------|-----|------| | | | All devices – Low Frequency (Default) | 140 | ms | | t <sub>CONFIG</sub> | POR/CRESET_B to Device I/O Active | All devices – Medium frequency | 50 | ms | | | | All devices – High frequency | 26 | ms | #### Notes: - 1. Assumes sysMEM Block is initialized to an all zero pattern if they are used. - 2. The NVCM download time is measured with a fast ramp rate starting from the maximum voltage of POR trip point. ## 4.28. sysCONFIG Port Timing Specifications Over recommended operating conditions. **Table 4.24. sysCONFIG Port Timing Specifications** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|------|------|-----------------| | All Configura | tion Mode | | | | - | | | tCRESET_B | Minimum CRESET_B LOW pulse width required to restart configuration, from falling edge to rising edge | _ | 200 | ı | _ | ns | | t <sub>DONE_IO</sub> | Number of configuration clock cycles after CDONE goes HIGH before the PIO pins are activated | _ | 49 | - | _ | Clock<br>Cycles | | Slave SPI | | | | | | | | t <sub>CR_SCK</sub> | Minimum time from a rising edge on CRESET_B until the first SPI WRITE operation, first SPI_XCK clock. During this time, the iCE40 UltraPlus device is clearing its internal configuration memory | _ | 1200 | _ | _ | μs | | f <sub>MAX</sub> | CCL K alasak francusana. | Write | | _ | 25 | MHz | | CCLK clock frequency | | Read <sup>1</sup> | _ | 15 | _ | MHz | | t <sub>CCLKH</sub> | CCLK clock pulsewidth HIGH | _ | 20 | _ | _ | ns | | t <sub>CCLKL</sub> | CCLK clock pulsewidth LOW | _ | 20 | _ | _ | ns | | t <sub>STSU</sub> | CCLK setup time | _ | 12 | _ | _ | ns | | t <sub>STH</sub> | CCLK hold time | _ | 12 | _ | _ | ns | | t <sub>sтсо</sub> | CCLK falling edge to valid output | _ | 13 | _ | _ | ns | | Master SPI <sup>3</sup> | | | | | | | | f <sub>MCLK</sub> | MCLK clock frequency | Low Frequency | 7.0 | 12.0 | 17.0 | MHz | | | | Medium Frequency <sup>2</sup> | 21.0 | 33.0 | 45.0 | MHz | | | | High Frequency <sup>2</sup> | 33.0 | 53.0 | 71.0 | MHz | | t <sub>MCLK</sub> | CRESET_B HIGH to first MCLK edge | _ | 1200 | _ | _ | μs | | t <sub>SU</sub> | CCLK setup time | _ | 6.16 | _ | _ | ns | | t <sub>HD</sub> | CCLK hold time | _ | 1 | _ | _ | ns | #### Notes: - 1. Supported with 1.2 V $V_{CC}$ and at 25 $^{\circ}$ C. - 2. Extended range $f_{MAX}$ Write operations support up to 53 MHz with 1.2 V $V_{CC}$ and at 25 $\,^{\circ}\!C$ . - 3. $t_{SU}$ and $t_{HD}$ timing must be met for all MCLK frequency choices. ### 4.29. RGB LED Drive ### Table 4.25. RGB LED | Symbol | Parameter | Min | Max | Unit | |---------------|-------------------------------------------------------------------------------------------|------------|-----|------| | ILED_ACCURACY | RGB0, RGB1, RGB2 Sink Current Accuracy to selected current @ V <sub>LEDOUT</sub> >= 0.5 V | -12 | +12 | % | | ILED_MATCH | RGB0, RGB1, RGB2 Sink Current Matching among the 3 outputs @ V <sub>LEDOUT</sub> >= 0.5 | <b>-</b> 5 | +5 | % | ## 4.30. Switching Test Conditions Figure 4.3 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are listed in Table 4.26. Figure 4.3. Output Test Load, LVCMOS Standards **Table 4.26. Test Fixture Required Components, Non-Terminated Interfaces** | Test Condition | R <sub>1</sub> | C <sub>L</sub> | Timing Reference | V <sub>T</sub> | |------------------------------------------|----------------|----------------|-----------------------------------|-----------------| | | | | LVCMOS 3.3 = 1.5 V | _ | | LVCMOS settings (L $\geq$ H, H $\geq$ L) | $\infty$ | 0 pF | LVCMOS $2.5 = V_{CCIO}/2$ | _ | | | | | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _ | | LVCMOS 3.3 (Z ≥ H) | | | 1.5 V | V <sub>OL</sub> | | LVCMOS 3.3 (Z ≥ L) | | | 1.5 V | V <sub>OH</sub> | | Other LVCMOS (Z ≥ H) | 188 | 0 pF | V <sub>CCIO</sub> /2 | V <sub>OL</sub> | | Other LVCMOS ( $Z \ge L$ ) | 100 | о рг | V <sub>CCIO</sub> /2 | V <sub>OH</sub> | | LVCMOS (H ≥ Z) | | | V <sub>OH</sub> – 0.15 V | V <sub>OL</sub> | | LVCMOS (L ≥ Z) | | | V <sub>OL</sub> – 0.15 V | V <sub>OH</sub> | Note: Output test conditions for all other interfaces are determined by the respective standards. # 5. Pinout Information # 5.1. Signal Descriptions ## 5.1.1. Power Supply Pins | Signal Name | Function | 1/0 | Description | |--------------------------------------------------------------------|----------|-----|---------------------------------------------------------| | V <sub>CC</sub> | Power | _ | Core Power Supply | | V <sub>CCIO_0</sub> , SPI_V <sub>CCIO1</sub> , V <sub>CCIO_2</sub> | Power | _ | Power for I/Os in Bank 0, 1, and 2. | | V <sub>PP_2V5</sub> | Power | _ | Power for NVCM programming and operations. | | V <sub>CCPLL</sub> | Power | _ | Power for PLL. | | GND | GROUND | _ | Ground | | GND_LED | GROUND | _ | Ground for LED drivers. Should connect to GND on board. | ## 5.1.2. Configuration Pins | Signal Name | | | | | |-------------|--------------------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General I/O | Shared<br>Function | Function | 1/0 | Description | | CRESET_B | _ | Configuration | I | Configuration Reset, active LOW. No internal pull-up resistor. Either actively driven externally or connect an 10 k $\Omega$ pull-up to SPI_V <sub>CClO1</sub> . | | IOB_xxx | CDONE | Configuration | I/O | Configuration Done. Includes a weak pull-up resistor to SPI_V <sub>CClO1</sub> . | | | | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. In 30-pin WLCSP, this pin connects to IOB_12a, which also is shared as global signal G4 in user mode. | # 5.1.3. Configuration SPI Pins | Signal | Name | | | | |-------------|--------------------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General I/O | Shared<br>Function | Function | I/O | Description | | IOB_34a | SPI_SCK | Configuration | 1/0 | This pin is shared with device configuration. During configuration: In Master SPI mode, this pin outputs the clock to external SPI memory. In Slave SPI mode, this pin inputs the clock from external | | | | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | | IOB_32a | SPI_SO | Configuration | Output | This pin is shared with device configuration. During configuration: In Master SPI mode, this pin outputs the command data to external SPI memory. In Slave SPI mode, this pin connects to the MISO pin of the | | | | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | | IOB_33b | SPI_SI | Configuration | Input | This pin is shared with device configuration. During configuration: In Master SPI mode, this pin receives data from external SPI memory. In Slave SPI mode, this pin connects to the MOSI pin of the | | | | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | | IOB_35b | SPI_SS_B | Configuration | I/O | This pin is shared with device configuration. During configuration: In Master SPI mode, this pin outputs to the external SPI memory. | | | | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | ## 5.1.4. Global Pins | Signal | Name | | | | |-------------|--------------------|-------------|-------|----------------------------------------------------------------------------------------------------| | General I/O | Shared<br>Function | Function | I/O | Description | | IOT_46b | G0 | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | | | | Global | Input | Global input used for high fanout, or clock/ reset net. The G0 pin drives the GBUF0 global buffer. | | IOT_45a | G1 | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | | | | Global | Input | Global input used for high fanout, or clock/ reset net. The G1 pin drives the GBUF1 global buffer. | | IOB_25b | G3 | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | | | | Global | Input | Global input used for high fanout, or clock/ reset net. The G3 pin drives the GBUF3 global buffer. | | IOB_12a | G4 | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | | | | Global | Input | Global input used for high fanout, or clock/ reset net. The G4 pin drives the GBUF4 global buffer. | | IOB_11b | G5 | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | | | | Global | Input | Global input used for high fanout, or clock/ reset net. The G5 pin drives the GBUF5 global buffer. | | IOB_3b | G6 | General I/O | I/O | In user mode, after configuration, this pin can be programmed as general I/O in user function. | | | | Global | Input | Global input used for high fanout, or clock/ reset net. The G6 pin drives the GBUF6 global buffer. | ## 5.1.5. General I/O, LED Pins | Signal Name | | <b>-</b> | 1/0 | Description | | |-------------|-----------------|-------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | General I/O | Shared Function | Function | 1/0 | Description | | | RGBO — | - | General I/O | Open-<br>Drain I/O | In user mode, when RGB function is not used, this pin can<br>be connected to any user logic and used as open-drain I/O.<br>This pin is located in Bank 0. | | | | | LED | Open-<br>Drain<br>Output | In user mode, when using RGB function, this pin can be programmed as open drain 24 mA output to drive external LED. | | | RGB1 — | - | General I/O | Open-<br>Drain I/O | In user mode, when RGB function is not used, this pin can be connected to any user logic and used as open-drain I/O. This pin is located in Bank 0. | | | | | LED | Open-<br>Drain<br>Output | In user mode, when using RGB function, this pin can be programmed as open drain 24 mA output to drive external LED. | | | RGB2 — | _ | General I/O | Open-<br>Drain I/O | In user mode, when RGB function is not used, this pin can be connected to any user logic and used as open-drain I/O. This pin is located in Bank 0. | | | | | LED | Open-<br>Drain<br>Output | In user mode, when using RGB function, this pin can be programmed as open drain 24 mA output to drive external LED. | | | PIOT_xx | - | General I/O | 1/0 | In user mode, with user's choice, this pin can be programmed as I/O in user function in the top (xx = I/O location). These pins are located in Bank 0. | | | PIOB_xx | _ | General I/O | 1/0 | In user mode, with user's choice, this pin can be programmed as I/O in user function in the bottom (xx = I/O location). Pins with xx <= 9 are located in Bank 2, pins with xx> are located in Bank 1. | | ## 5.2. Pin Information Summary | Din Tono | | iCE40UP3K | iCE40 | UP5K | |-----------------------|----------------------------|-----------|-------|------| | Pin Type | | UWG30 | UWG30 | SG48 | | General Purpose | Bank 0 | 7 | 7 | 17 | | I/O Per Bank | Bank 1 | 10 | 10 | 14 | | | Bank 2 | 4 | 4 | 8 | | Total General Purpo | Total General Purpose I/Os | | 21 | 39 | | V <sub>CC</sub> | | 1 | 1 | 2 | | V <sub>CCIO</sub> | Bank 0 | 1 | 1 | 1 | | | Bank 1 | 1 | 1 | 1 | | | Bank 2 | 1 | 1 | 1 | | V <sub>CCPLL</sub> | | 1 | 1 | 1 | | V <sub>PP_2V5</sub> | | 1 | 1 | 1 | | Dedicated Config Pins | | 1 | 1 | 2 | | GND | | 2 | 2 | 01 | | Total Balls | | 30 | 30 | 48 | #### Note: 1. 48-pin QFN package (SG48) requires the package paddle to be connected to GND. ## 5.3. iCE40UP Part Number Description 5.3.1. Tape and Reel Quantity | Package | TR Quantity | |---------|-------------| | UWG30 | 5,000 | | SG48 | 2,000 | ## 5.4. Ordering Part Numbers ### 5.4.1. Industrial | Part Number | LUTs | Supply Voltage | Package | Pins | Temperature | |----------------------|------|----------------|--------------------|------|-------------| | iCE40UP3K-UWG30ITR | 2800 | 1.2 V | Halogen-Free WLCSP | 30 | IND | | iCE40UP3K-UWG30ITR1K | 2800 | 1.2 V | Halogen-Free WLCSP | 30 | IND | | iCE40UP3K-UWG30ITR50 | 2800 | 1.2 V | Halogen-Free WLCSP | 30 | IND | | iCE40UP5K-SG48I | 5280 | 1.2 V | Halogen-Free QFN | 48 | IND | | iCE40UP5K-SG48ITR50 | 5280 | 1.2 V | Halogen-Free QFN | 48 | IND | | iCE40UP5K-UWG30ITR | 5280 | 1.2 V | Halogen-Free WLCSP | 30 | IND | | iCE40UP5K-UWG30ITR1K | 5280 | 1.2 V | Halogen-Free WLCSP | 30 | IND | | iCE40UP5K-UWG30ITR50 | 5280 | 1.2 V | Halogen-Free WLCSP | 30 | IND | # **Supplemental Information** #### For Further Information A variety of technical documents for the iCE40 UltraPlus family are available on the Lattice web site. - TN1248, iCE40 Programming and Configuration - TN1274, iCE40 SPI/I2C Hardened IP Usage Guide - TN1276, Advanced iCE40 SPI/I2C Hardened IP Usage Guide - TN1250, Memory Usage Guide for iCE40 Devices - TN1251, iCE40 sysCLOCK PLL Design and Usage Guide - TN1252, iCE40 Hardware Checklist - TN1288, iCE40 LED Driver Usage Guide - TN1295, DSP Function Usage Guide for iCE40 Devices - TN1296, iCE40 Oscillator Usage Guide - TN1314, iCE40 SPRAM Usage Guide - iCE40 UltraPlus Pinout Files - iCE40 UltraPlus Pin Migration Files - FPGA-TN-02044, Thermal Management - Package Diagrams - Lattice design tools # **Technical Support** For assistance, submit a technical support case at <a href="www.latticesemi.com/techsupport">www.latticesemi.com/techsupport</a>. # **Revision History** | Date | Version | Section | Change Summary | |-------------|---------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | August 2017 | 1.4 | All | <ul> <li>Changed document number from DS1056 to FPGA-DS-02008.</li> <li>Removed Preliminary from document cover page and header.</li> </ul> | | | 1.3 | All | Changed document status from Advance to Preliminary. | | | | | — Updated footer. | | | | Architecture | — Corrected link to FPGA-TN-02021, iCE40 LED Driver Usage Guide. | | | | | — Added link to FPGA-TN-02022, iCE40 SPRAM Usage Guide. | | | | DC and<br>Switching | — Updated Typ V <sub>CC</sub> =1.2 V values for I <sub>PP_2VSPEAK</sub> and I <sub>COOPEAK</sub> in Table 4.6. Supply Current. | | | | Characteristics | — Added Min value for f <sub>MAXSRAM</sub> to Table 4.18. Single Port RAM Timing. | | | | | <ul> <li>Added LVCMOS12 information to Table 4.19. Maximum sysIO Buffer<br/>Performance and Table 4.20. iCE40 UltraPlus Family Timing Adders.</li> </ul> | | | | | — Updated Table 4.21. iCE40 UltraPlus External Switching | | | | | Characteristics. Revised Max values for t <sub>ISKEW_GBUF</sub> , t <sub>SKEW_IO</sub> , t <sub>CO</sub> , t <sub>COPLL</sub> , and Min values for t <sub>SUPLL</sub> , t <sub>HPLL</sub> . | | | | | — Added Max values to Table 4.23. SPI Master or NVCM Configuration Time. | | | | Pinout<br>Information | Updated TR description in the iCE40UP Part Number Description section. | | | | | — Updated part number information in the Ordering Part Numbers section. | | | | Supplemental | — Corrected link to FPGA-TN-02021, iCE40 LED Driver Usage Guide. | | | | Information | — Added link to FPGA-TN-02022, iCE40 SPRAM Usage Guide. | | | | | — Added link to Package Diagrams. | | June 2016 | 1.2 | All | Updated template. | | | | Introduction | Added QFN package in features list. | | | | Product | Added packages to Table 2.1 iCE40 UltraPlus Family Selection Guide. | | | | Family | Added information on RGB PWM IP in Overview. | | Date Ver | rsion Section | Change Summary | |----------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Architecture | — Performed minor editorial changes. | | | | — Added information on 256 kb SPRAM blocks. | | | | — Changed headings in Table 3.2. Global Buffer (GBUF) Connections to Programmable Logic Blocks. | | | | — Corrected VCCPLL format in Figure 3.3. PLL Diagram. | | | | <ul> <li>Updated note in Table 3.4. sysMEM Block Configurations.</li> </ul> | | | | Added reference to FPGA-TN-02022, iCE40 SPRAM Usage Guide. | | | | <ul> <li>Revised sysIO Buffer Banks information.</li> </ul> | | | | <ul> <li>Corrected VCCIO format in Figure 3.9. I/O Bank and Programmable</li> <li>I/O Cell.</li> </ul> | | | | Revised Typical I/O Behavior During Power-up information. | | | | Revised Supported Standards information. | | | | <ul> <li>Revised heading in Table 3.9. Supported Input Standards.</li> </ul> | | | | <ul> <li>Revised heading and removed LVCMOS12 in Table 3.10. Supported</li> <li>Output Standards.</li> </ul> | | | | Revised HFOSC information in On-Chip Oscillator section. | | | | — Removed "An RGB PWM IP is also offered in the family." in RGB High Current Drive I/O Pins section. | | | DC and | — Added the following figures: | | | Switching | Figure 4.1. Power Up Sequence with SPE_VCCIO1 and | | | Characteristic | VFF_2V3 Not Confidented Together. | | | | <ul> <li>Figure 4.2. Power Up Sequence with All Supplies Connected<br/>Together to 1.8 V.</li> </ul> | | | | <ul> <li>Updated note in Table 4.5. DC Electrical Characteristics.</li> </ul> | | | | — Added note in Table 4.6. Supply Current. | | | | <ul> <li>Revised User SPI Specifications 1, 2 section.</li> </ul> | | | | <ul> <li>Removed symbols.</li> </ul> | | | | Added notes. | | | | — Revised Table 4.11. Internal Oscillators (HFOSC, LFOSC). | | | | <ul> <li>Removed note in Table 4.13. sysl/O Single-Ended DC Electrical<br/>Characteristics.</li> </ul> | | | | <ul> <li>Changed to Lattice Design Software tool in Table 4.15. Pin-to-Pin<br/>Performance (LVCMOS25).</li> </ul> | | | | <ul> <li>Changed to Lattice Design Software tool and revised note in Table</li> <li>4.16. Register-to-Register Performance.</li> </ul> | | | | <ul> <li>Added sysDSP Timing section.</li> </ul> | | | | Added SPRAM Timing section. | | | | Removed LVCMOS12 and added timing values in Table 4.19. Maximum IO Buffer Performance. | | | | <ul> <li>Removed LVCMOS12 and added timing values in Table 4.20. iCE40</li> <li>UltraPlus Family Timing Adders.</li> </ul> | | | | Revised max values in Table 4.23. SPI Master or NVCM Configuration | | | | Time. — Removed TBD conditions in Table 4.24. sysCONFIG Port Timing | | | | Specifications. Revised t <sub>HD</sub> parameter. — Revised Table 4.25. High Current RGB LED and IR LED Drive. | | | Pinout | — General undate to Signal Descriptions section | | | Pinout<br>Information | <ul> <li>General update to Signal Descriptions section.</li> <li>Updated the iCE40UP Part Number Description section. Added FGW49 package.</li> <li>Added OPNs.</li> </ul> | © 2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="www.latticesemi.com/legal">www.latticesemi.com/legal</a>. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Date | Version | Section | Change Summary | |----------------|-------------|---------------------------------|-------------------------------------------------------------------| | | | Supplemental<br>Information | Added reference to FPGA-TN-02022, iCE40 SPRAM Usage Guide. | | September 2015 | 1.1 | Architecture | Updated Architecture section. Replaced iCE5UP with iCE40UP. | | | | Pinout | Updated Pin Information Summary section. | | | | Information | — Replaced iCE5UP with iCE40UP. | | | | | — Replaced SWG30 with UWG30. | | | | Ordering | Updated iCE40UP Part Number Description section. | | | Information | — Replaced iCE5UP with iCE40UP. | | | | | | — Replaced SWG30 with UWG30. | | | | | Updated Ordering Part Numbers section. Replaced the table of part | | | | Further<br>Information | Removed reference to Schematic Symbols. | | August 2015 | 1.0 | All | Initial release. | 7<sup>th</sup> Floor, 111 SW 5<sup>th</sup> Avenue Portland, OR 97204, USA T 503.268.8000 www.latticesemi.com